## **Control Unit**

Hamacher:

Chapter 7.1,7.2,7.4,7.5

## Basic Components of Processor

- ALU
- Control Unit
- Registers
- Internal bus
- External bus
  - The registers, ALU, and interconnecting bus are collectively referred to as datapath



Figure 7.1. Single-bus organization of the datapath inside a processor.

### Register Transfers



Figure 7.2. Input and output gating for the registers in Figure 7.1.

## Register Transfers

 All operations and data transfers are controlled by the processor clock.



Figure 7.3. Input and output gating for one register bit.

**Tri-state Gate** 

t.

| Q | Riout | Output            |  |  |  |
|---|-------|-------------------|--|--|--|
| 0 | 0     | High<br>Impedence |  |  |  |
| 1 | 0     | impedence         |  |  |  |
| 0 | 1     | 0                 |  |  |  |
| 1 | 1     | 1                 |  |  |  |

## Fetching a Word from Memory

Memory-bus Internal processor data lines bus  $\mathrm{MDR}_{outE}$  $\mathrm{MDR}_{out}$ X X **MDR** X X  $MDR_{inE}$  $MDR_{in}$ 

Figure 7.4. Connection and control signals for register MDR.

#### **Functions of Components of Processor**

#### ALU

 performs arithmetic and logic operations on data values stored in registers or memory

#### CU (Control Unit)

- generates all control signals to ensure the sequence of all micro-operations (register/memory transfers/arithmetic or logic operations) related to a machine code instruction
- Activates the specific hardware units that are required for the set of operations that execution of a machine instruction requires

#### i.e. opcode decoding

### Register Transfers



Figure 7.2. Input and output gating for the registers in Figure 7.1.

## Micro-operation sequence and Control Signals for Fetching a Word from Memory

- The response time of each memory access varies (cache miss- memory-mapped I/O).
- To accommodate this, the processor waits(WMFC) until it receives from memory-a Memory-Function-Completed, MFC signal.

For Assembly code Instruction: MOV (R3),R1 (assuming R1 is destination

| Time | (ActionsNeeded)<br>Micro-operations              | Control Unit needs to generate following Control Signals |
|------|--------------------------------------------------|----------------------------------------------------------|
| T1:  | MAR<- [R3]                                       | R3out, MARin, Read (starts a read signal on memory bus)  |
| T2:  | Load MDR from<br>memory bus when<br>MFC received | MDRinE, WMFC                                             |
| T2+n | R1 <- [MDR]                                      | MDRout, R1in                                             |

### Register Transfers



Figure 7.2. Input and output gating for the registers in Figure 7.1.

#### Performing an Arithmetic or Logic Operation

- The ALU is a combinational circuit that has no internal storage.
- ALU gets the two operands from MUX and bus. The result is temporarily stored in register Z.

For Assembly code ADD R1,R2,R3 //R3 destination

| Ti<br>me | (ActionsNe eded) Micro-operations | Control Signals Needed   |
|----------|-----------------------------------|--------------------------|
| T1:      | Y<- R1                            | R1out, Yin               |
| T2:      | Z<- R2+ Y                         | R2out, SelectY, Add, Zin |
| T3:      | R3 <- Z                           | Zout, R3in               |



Input and output gating for the registers in Figure 7.1.

#### Execution of another Assembly/M/C Instruction





Figure 7.1. Single-bus organization of the datapath inside a processor.

Internal processor

PC

Figure 7.6. Control sequence or execution of the instruction Add (R3), R1.

## **Execution of Branch Instructions**

- A branch instruction replaces the contents of PC with the branch target address, which is usually obtained by adding an offset X given in the branch instruction.
- The offset X is usually the difference between the branch target address and the address immediately following the branch instruction.
- Conditional branch

## Execution of Branch Instructions

#### PCout, MAR in, Read, Select 4Add, Zin 1 Z<sub>out</sub>, PC<sub>in</sub>, Y<sub>in</sub>, WMFC 3

Offset-field-of-IR<sub>it</sub>, Add, Z<sub>in</sub>

MDR<sub>out</sub>, IR<sub>in</sub>

Z<sub>out</sub>, PC<sub>in</sub>, End

**StepAction** 

4

5

Figure 7.7. Control sequence for an unconditional branch instruction.

## Quiz

 What is the control sequence for execution of the instruction Add R1, R2 including the instruction fetch phase? (Assume single bus architecture)



Figure 7.1. Single-bus organization of the datapath inside a processor.

## States of a Simple Accumulator based Processor from Hayes Page 328



## **Hardwired Control**

## Processor (Control Unit)Overview

- To execute instructions, the processor must have some means of generating the control signals needed in the proper sequence.
- Two categories: hardwired control and microprogrammed control
- Hardwired system can operate at high speed; but with little flexibility.

## Control Unit Organization



Figure 7.10. Control unit organization.

## Detailed Block Description



Figure 7.11. Separation of the decoding and encoding functions.

### Hardwired Control Unit(for our simple example)



#### From Malvino

No input from outside: It is assumed all instruction and data already stored in RAM.



- The above 2 slides are just to illustrate what goes into the blocks (shown in the detailed block descrition slide) for a very simple processor with Single bus Organization of Datapath
  - NOT for your exam purposes

## Generating Z<sub>in</sub>

•  $Z_{in} = T_1 + T_6 \cdot ADD + T_4 \cdot BR + \dots$ 



Figure 7.12. Generation of the  $Z_{in}$  control signal for the processor in Figure 7.1.

#### Performing an Arithmetic or Logic Operation

- The ALU is a combinational circuit that has no internal storage.
- ALU gets the two operands from MUX and bus.
   The result is temporarily stored in register Z.

For Assembly code ADD R1,R2,R3 //R3 destination

| Time  | (ActionsNeeded)<br>Micro-operations | Control Signals Needed   |
|-------|-------------------------------------|--------------------------|
| Tn:   | Y<- R1                              | R1out, Yin               |
| Tn+1: | Z<- R2+ Y                           | R2out, SelectY, Add, Zin |
| Tn+2: | R3 <- Z                             | Zout, R3in               |



Input and output gating for the registers in Figure 7.1.

## Generating End

• End =  $T_7$  • ADD +  $T_5$  • BR +  $(T_5$  • N +  $T_4$  • N) • BRN +...



Figure 7.13. Generation of the End control signal.

## States of a Simple Accumulator based Processor from Hayes Page 328



Describe how the processor generates the control signals needed in the proper sequence to execute instructions using following Detailed Block Description of Hardwire



Figure 7.11. Separation of the decoding and encoding functions.

## Microprogrammed Control Unit

- Control signals are generated by a program similar to machine language programs.
- Control Word (CW); microroutine; microinstruction

| Micro -<br>instruction | •• | $PC_{in}$ | $PC_{out}$ | $\mathrm{MAR}_{in}$ | Read | $\mathrm{MDR}_{out}$ | $\mathrm{IR}_{in}$ | $Y_{in}$ | Select | Add | $Z_{in}$ | Zout | $\mathrm{R1}_{out}$ | $\mathrm{R}1_{in}$ | R3 <sub>out</sub> | WMFC | End | PP |
|------------------------|----|-----------|------------|---------------------|------|----------------------|--------------------|----------|--------|-----|----------|------|---------------------|--------------------|-------------------|------|-----|----|
| 1                      |    | 0         | 1          | 1                   | 1    | 0                    | 0                  | 0        | 1      | 1   | 1        | 0    | 0                   | 0                  | 0                 | 0    | 0   |    |
| 2                      |    | 1         | 0          | 0                   | 0    | 0                    | 0                  | 1        | 0      | 0   | 0        | 1    | 0                   | 0                  | 0                 | 1    | 0   |    |
| 3                      |    | 0         | 0          | 0                   | 0    | 1                    | 1                  | 0        | 0      | 0   | 0        | 0    | 0                   | 0                  | 0                 | 0    | 0   |    |
| 4                      |    | 0         | 0          | 1                   | 1    | 0                    | 0                  | 0        | 0      | 0   | 0        | 0    | 0                   | 0                  | 1                 | 0    | 0   |    |
| 5                      |    | 0         | 0          | 0                   | 0    | 0                    | 0                  | 1        | 0      | 0   | 0        | 0    | 1                   | 0                  | 0                 | 1    | 0   |    |
| 6                      |    | 0         | 0          | 0                   | 0    | 1                    | 0                  | 0        | 0      | 1   | 1        | 0    | 0                   | 0                  | 0                 | 0    | 0   |    |
| 7                      |    | 0         | 0          | 0                   | 0    | 0                    | 0                  | 0        | 0      | 0   | 0        | 1    | 0                   | 1                  | 0                 | 0    | 1   | L  |

Figure 7.15 An example of microinstructions for Figure 7.6.

#### Reference-Fig 7.5 in previous slide

- 1 control word(CW) is 1 row of above table
  - Each bit responsible for Activating some micro-oprations
  - 1 CW contains 1 micro-instruction.
- 7 microinstructions in Fig 7.5 called microroutine
- All micro-routines required to code a computer instruction set are stored on control memory ROM

## States of a Simple Accumulator based Processor from Hayes Page 328



## Control Sequencer

- Sends out control words (16 bit in example)
  - One during each T state or clock cycle
- Each is a microinstruction, stored in control memory(ROM)
- Each bit of these 16 bits 1 s and 0s are the set of control signals required for all the microoperations(register input/output enable, arithmetic/login operation) required at that state.

## Control Memory(ROM)

Fetch

LDA

**ADD** 

| Address | <b>Control Word</b> |
|---------|---------------------|
| 0 H     |                     |
| 1 H     |                     |
| 2H      |                     |
| 3H      |                     |
| 4H      |                     |
| 5H      |                     |
|         |                     |
| 6H      |                     |
| 7H      |                     |
| 8H      |                     |
|         |                     |

## Address ROM

| Op Code       | Starting<br>Address |
|---------------|---------------------|
| 0000<br>(LDA) | 0011                |
| 0001<br>(ADD) | 0110                |
| 0010<br>(SUB) | 1001                |
|               |                     |
|               |                     |
|               |                     |
|               |                     |
|               |                     |
|               |                     |

## **Next Address Decision**

- Depending on ALU flags and control buffer register:
  - Get next instruction
    - Add 1 to control address register
  - Jump to new routine based on jump microinstruction
    - Load address field of control buffer register into control address register
  - Jump to machine instruction routine
    - Load control address register based on opcode in IR



Pupore 7.8 Misreprogram sequencer for a concret memory.

| MUX1 |    |   |  |  |  |  |
|------|----|---|--|--|--|--|
| S1   | S0 | L |  |  |  |  |
| 0    | 0  |   |  |  |  |  |
| 0    | 1  |   |  |  |  |  |
| 1    | 0  |   |  |  |  |  |
| 1    | 1  | 1 |  |  |  |  |

## Control Memory(ROM)

Fetch

LDA

**ADD** 

| Address | <b>Control Word</b> |
|---------|---------------------|
| 0 H     |                     |
| 1 H     |                     |
| 2H      |                     |
| 3H      |                     |
| 4H      |                     |
| 5H      |                     |
|         |                     |
| 6H      |                     |
| 7H      |                     |
| 8H      |                     |
|         |                     |

## Address ROM

| Op Code       | Starting<br>Address |
|---------------|---------------------|
| 0000<br>(LDA) | 0011                |
| 0001<br>(ADD) | 0110                |
| 0010<br>(SUB) | 1001                |
|               |                     |
|               |                     |
|               |                     |
|               |                     |
|               |                     |
|               |                     |

## Horizontal Versus Vertical Microcode Schemes

- In <u>horizontal</u> microcode, each control signal is represented by a bit in the  $\mu$ instruction
  - Fewer control store words of more bits per word
- In <u>vertical</u> microcode, a set of true control signals is represented by a shorter code
  - Vertical  $\mu$ code only allows RTs in a step for which there is a vertical  $\mu$ instruction code
  - Thus vertical µcode may take more control store words of fewer bits

# Completely Horizontal and Vertical Microcoding



#### Horizontal Micro-programming

Wide control memory word

High degree of parallel operations possible

Little encoding of control information

Fast

#### **Vertical Micro-programming**

- Width can be much narrower
- Control signals encoded into function codes need to be decoded
- More complex, more complicated to program, less flexibility
- More difficult to modify
- Slower

# Difference between Hardwired Control Unit Processor and Microprogrammed Control Unit Processor

### <u>Hardwired Control</u> <u>system</u>

- Advantage
  - can operate at high speed (RISC)
- Disadvanage:
  - Hardware error : difficult to rectify
  - Too complex
     instruction set –
     impossible to
     implement
  - Not easy to modify( very little flexibility)

## Microprogrammed Control System

- Advantage:
  - Simplifies design of control unit
    - Cheaper
    - Less error-prone
  - Easier to modify (CISC)
- Disadvantage:
  - Slower

#### Practice Exercises: Control Unit

- State the difference between
   Hardwired Control Unit Processor
   and Microprogrammed Control Unit Processor.
- 2. Explain using block diagram the functioning of a
  - a. hardwired control unit
  - b. microprogrammed control unit

#### Practice Exercises: Control Unit

- 3. Explain with a block diagram how the next address for the control word to be fetched is found using a MUX.
- 4. Given a control memory of size 2048 and word size of 12 bits, how many bits each will be the 4 addresses that go into the MUX?